# H-PSOF8L 11.68x9.80 CASE 100CU **ISSUE C** ### **DATE 22 MAY 2023** ## LAND PATTERN RECOMMENDATION \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. DETAIL "B" SCALE: 2X SEATING PLANE FRONT VIEW С SEE DETAIL "B" **BOTTOM VIEW** Α1 eee C DETAIL "A" SCALE: 2X - 1. PACKAGE STANDARD REFERENCE: JEDEC MO-299, ISSUE A. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 3. CONTROLLING DIMENSION: MILLIMETERS. 4. COPLANARITY APPLIES TO THE EXPOSED WELL AS THE - 5. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - 6. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | DIM | MILLIMETERS | | | | |------|-------------|-------|-------|--| | Divi | MIN. | NOM. | MAX. | | | Α | 2.20 | 2.30 | 2.40 | | | A1 | 1.70 | 1.80 | 1.90 | | | b | 0.70 | 0.80 | 0.90 | | | b1 | 9.70 | 9.80 | 9.90 | | | b2 | 0.35 | 0.45 | 0.55 | | | С | 0.40 | 0.50 | 0.60 | | | c1 | 0.10 | _ | _ | | | D | 10.28 | 10.38 | 10.48 | | | D/2 | 5.09 | 5.19 | 5.29 | | | D1 | 10.98 | 11.08 | 11.18 | | | D2 | 3.20 | 3.30 | 3.40 | | | D3 | 2.60 | 2.70 | 2.80 | | | D4 | 4.45 | 4.55 | 4.65 | | | D5 | 3.20 | 3.30 | 3.40 | | | D6 | 0.55 | 0.65 | 0.75 | | | E | 9.80 | 9.90 | 10.00 | | | E1 | 7.30 | 7.40 | 7.50 | | | E2 | 0.30 | 0.40 | 0.50 | | | E3 | 9.36 | 9.46 | 9.56 | | | | | | | | | DIM | MILLIMETERS | | | | |-----|-------------|-------|-------|--| | | MIN. | NOM. | MAX. | | | E4 | 8.20 | 8.30 | 8.40 | | | E5 | 7.40 | 7.50 | 7.60 | | | E6 | 1.10 | 1.20 | 1.30 | | | е | 1.20 BSC | | | | | e/2 | 0.60 BSC | | | | | e1 | 8.40 BSC | | | | | Н | 11.58 | 11.68 | 11.78 | | | H/2 | 5.74 | 5.84 | 5.94 | | | H1 | 7.15 BSC | | | | | L | 1.90 | 2.00 | 2.10 | | | L1 | 0.60 | 0.70 | 0.80 | | | L2 | 0.50 | 0.60 | 0.70 | | | L3 | 0.70 | 0.80 | 0.90 | | | θ | 0° | _ | 12° | | | aaa | 0.20 | | | | | bbb | 0.25 | | | | | ccc | 0.20 | | | | | ddd | 0.20 | | | | | eee | 0.10 | | | | ## **GENERIC MARKING DIAGRAM\*** **AYWWZZ** XXXXXXX XXXXXXX Α = Assembly Location = Year WW = Work Week = Assembly Lot Code ZΖ XXXX = Specific Device Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON13813G | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | H-PSOF8L 11.68x9.80 | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.